Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
10-41
10.3.4.17 Endpoint Setup Status Register (EPSETUPSR)
This register is not defined in the EHCI specification. This register contains the endpoint setup status and
is used only in device mode.
10.3.4.18 Endpoint Initialization Register (EPPRIME)
This register is not defined in the EHCI specification. This register is used to initialize endpoints and is
used only in device mode.
2
ES
Endian select. Controls the byte ordering of the transfer buffers to match the host microprocessor bus architecture.
The bit fields in the register interface and the DMA data structures (including the setup buffer within the device QH)
are unaffected by the value of this bit, because they are based upon 32-bit words.
0 Little endian. First byte referenced in least significant byte of 32-bit word.
1 Big endian. First byte referenced in most significant byte of 32-bit word.
Note:
For proper operation, this bit must be set for this ColdFire device.
1–0
CM
Controller mode. This register can be written only once after reset. If necessary to switch modes, software must
reset the controller by writing to the USBCMD[RST] bit before reprogramming this register.
00 Idle (default for the USB OTG module)
01 Reserved
10 Device controller
11 Host controller
Note:
The USB OTG module must be initialized to the desired operating mode after reset.
Address: 0xFC0B_01AC (EPSETUPSR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
EPSETUPSTAT
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-33. Endpoint Setup Status Register (EPSETUPSR)
Table 10-36. EPSETUPSR Field Descriptions
Field
Description
31–4
Reserved, must be cleared.
3–0
EPSETUPSTAT
Setup endpoint status. For every setup transaction received, a corresponding bit in this field is set.
Software must clear or acknowledge the setup transfer by writing a 1 to a respective bit after it has read
the setup data from the queue head. The response to a setup packet, as in the order of operations and
total response time, is crucial to limit bus time outs while the setup lockout mechanism engages.
Address: 0xFC0B_01B0 (EPPRIME)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
PETB
0
0
0
0
0
0
0
0
0
0
0
0
PERB
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-34. Endpoint Initialization Register (EPPRIME)
Table 10-35. USBMODE Field Descriptions (continued)
Field
Description
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...