![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 22](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541022.webp)
Freescale Semiconductor
xvii
26.4.1 MIB Block Counters Memory Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-8
26.4.2 Ethernet Interrupt Event Registers (EIR0 & EIR1) . . . . . . . . . . . . . . . . . . . . 26-11
26.4.3 Interrupt Mask Registers (EIMR0 & EIMR1) . . . . . . . . . . . . . . . . . . . . . . . . . 26-13
26.4.4 Receive Descriptor Active Registers (RDAR0 & RDAR1) . . . . . . . . . . . . . . 26-14
26.4.5 Transmit Descriptor Active Registers (TDAR0 & TDAR1) . . . . . . . . . . . . . . 26-14
26.4.6 Ethernet Control Registers (ECR0 & ECR1) . . . . . . . . . . . . . . . . . . . . . . . . 26-15
26.4.7 MII Management Frame Registers (MMFR0 & MMFR1) . . . . . . . . . . . . . . . 26-16
26.4.8 MII Speed Control Registers (MSCR0 & MSCR1) . . . . . . . . . . . . . . . . . . . . 26-17
26.4.9 MIB Control Registers (MIBC0 & MIBC1) . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-18
26.4.10 Receive Control Registers (RCR0 & RCR1) . . . . . . . . . . . . . . . . . . . . . . . . . 26-19
26.4.11 Transmit Control Registers (TCR0 & TCR1) . . . . . . . . . . . . . . . . . . . . . . . . 26-21
26.4.12 Physical Address Lower Registers (PALR0 & PALR1) . . . . . . . . . . . . . . . . . 26-22
26.4.13 Physical Address Upper Registers (PAUR0 & PAUR1) . . . . . . . . . . . . . . . . 26-22
26.4.14 Opcode/Pause Duration Registers (OPD0 & OPD1) . . . . . . . . . . . . . . . . . . 26-23
26.4.15 Descriptor Individual Upper Address Registers (IAUR0 & IAUR1) . . . . . . . . 26-23
26.4.16 Descriptor Individual Lower Address Registers (IALR0 & IALR1) . . . . . . . . 26-24
26.4.17 Descriptor Group Upper Address Registers (GAUR0 & GAUR1) . . . . . . . . . 26-24
26.4.18 Descriptor Group Lower Address Registers (GALR0 & GALR1) . . . . . . . . . 26-25
26.4.19 Transmit FIFO Watermark Registers (TFWR0 & TFWR1) . . . . . . . . . . . . . . 26-25
26.4.20 FIFO Receive Bound Registers (FRBR0 & FRBR1) . . . . . . . . . . . . . . . . . . . 26-26
26.4.21 FIFO Receive Start Registers (FRSR0 & FRSR1) . . . . . . . . . . . . . . . . . . . . 26-26
26.4.22 Receive Descriptor Ring Start Registers (ERDSR0 & ERDSR1) . . . . . . . . . 26-27
26.4.23 Transmit Buffer Descriptor Ring Start Registers (ETSDR0 & ETSDR1) . . . 26-27
26.4.24 Receive Buffer Size Registers (EMRBR0 & EMRBR1) . . . . . . . . . . . . . . . . 26-28
26.5.1 Buffer Descriptors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-29
26.5.2 Initialization Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-34
26.5.3 User Initialization (Prior to Setting ECRn[ETHER_EN]) . . . . . . . . . . . . . . . . 26-34
26.5.4 Microcontroller Initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-35
26.5.5 User Initialization (After Setting ECRn[ETHER_EN]) . . . . . . . . . . . . . . . . . . 26-36
26.5.6 Network Interface Options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-36
26.5.7 FEC Frame Transmission . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-37
26.5.8 FEC Frame Reception . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-39
26.5.9 Ethernet Address Recognition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-39
26.5.10 Hash Algorithm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-42
26.5.11 Full Duplex Flow Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-45
26.5.12 Inter-Packet Gap (IPG) Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-46
26.5.13 Collision Managing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-46
26.5.14 MII Internal and External Loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-46
26.5.15 RMII Loopback . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-47
26.5.16 RMII Echo . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-47
26.5.17 Ethernet Error-Managing Procedure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26-47
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...