REGISTERS
Copyright 2017
6-12
FibreXtreme Hardware Reference
Send Transaction CSR (TNS_CSR0) – Offset 0x30
Field
Description
Access
Reset
Value
0
Interrupt Enable
– Set to ‘1’ to enable an interrupt on this
transaction. Set to ‘0’ for normal operation.
R/W
0
1
Skip entry
– skips to the next entry when this bit is set.
Set to ‘1’ to enable. Set to ‘0’ for normal operation.
R/W
0
2
/SYNC status
– status of the /SYNC line to the
controller.
R
0
3
Link error status
– status of the link error line to the
contr
oller. ‘1’ = error, ‘0’ = no error.
R
0
4
Reserved.
None
0
5
Abort & Writeback on Link Error
– Set to ‘1’ to abort the
current transaction and write the status back to the
transaction entry in memory on Link Error. Set to ‘0’ not
to abort.
R/W
0
7 to 6
Reserved.
None
0
8
Send a /SYNC without DVALID after this transaction is
finished. Set to ‘1’ to send, set to ‘0’ not to send. Do not
set both bits 8 and 9.
R/W
0
9
Send a /SYNC with DVALID after this transaction is
finished. Set to ‘1’ to send, set to ‘0’ not to send. Do not
set both bits 8 and 9.
R/W
0
31 to 10
Reserved.
None
0
Send Transaction Length (TLENGTH0) – Offset 0x34
Field
Description
Access
Reset
Value
31 to 0
Transaction length in 32-bit words.
R/W
0
Send Chain PCI Address (CPCIADDR0) – Offset 0x40
Field
Description
Access
Reset
Value
3 to 0
Reserved (Lower four bits of PCI address must be zero).
None
0
31 to 4
PCI address for the buffer to transmit.
R/W
0
Содержание FHF5-PC4MWB04-00
Страница 2: ......
Страница 8: ...Copyright 2017 iv FibreXtreme Hardware Reference ...
Страница 26: ......
Страница 38: ...OPERATION Copyright 2017 4 6 FibreXtreme Hardware Reference This page intentionally left blank ...
Страница 40: ......
Страница 48: ...SPECIFICATIONS Copyright 2017 5 8 FibreXtreme Hardware Reference ...
Страница 50: ......
Страница 68: ......
Страница 74: ......
Страница 76: ......
Страница 78: ......
Страница 84: ......
Страница 86: ......
Страница 96: ......