
Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
7
F
IG
.
3.9:
E
XAMPLE WITH POSITIVE LOGIC AND NON
-
OVERLAPPING
N
LBK
/
N
LFWD
..................................................27
F
IG
.
3.10:
E
XAMPLE WITH NEGATIVE LOGIC AND NON
-
OVERLAPPING
N
LBK
/
N
LFWD
..............................................27
F
IG
.
3.11:
E
XAMPLE WITH POSITIVE LOGIC AND NON OVERLAPPING
N
LBK
..............................................................28
F
IG
.
3.12:
E
XAMPLE WITH POSITIVE LOGIC AND OVERLAPPING
N
LBK
.....................................................................29
F
IG
.
3.13:
B
LOCK DIAGRAM OF
T
RIGGER MANAGEMENT
........................................................................................30
F
IG
.
3.14:
L
OCAL TRIGGER GENERATION
................................................................................................................31
F
IG
.
3.15:
M
AJORITY LOGIC
(2
CHANNELS OVER THRESHOLD
;
BIT
[6]
OF
C
H
.
C
ONFIG
.
R
EGISTER
=0) ....................33
F
IG
.
3.16:
I
NSPECTION
M
ODE DIAGRAM
.................................................................................................................33
F
IG
.
3.17:
E
XAMPLE OF
M
AGNIFY PARAMETER USE ON SINGLE CHANNEL
..............................................................34
F
IG
.
3.18:
E
XAMPLE OF
M
AGNIFY AND
O
FFSET PARAMETERS USE ON SINGLE CHANNEL
.......................................35
F
IG
.
3.19:
A24
ADDRESSING
...................................................................................................................................37
F
IG
.
3.20:
A32
ADDRESSING
...................................................................................................................................37
F
IG
.
3.21:
CR/CSR
ADDRESSING
............................................................................................................................37
F
IG
.
3.22:
S
OFTWARE RELOCATION OF BASE ADDRESS
...........................................................................................37
F
IG
.
3.23:
E
XAMPLE OF
BLT
READOUT
..................................................................................................................39
F
IG
.
3.24:
E
XAMPLE OF RANDOM READOUT
...........................................................................................................40
F
IG
.
3.25:
O
PTICAL
L
INK DAISY CHAIN
..................................................................................................................41
LIST OF TABLES
T
ABLE
1.1:
M
OD
.
V1724
VERSIONS
.........................................................................................................................8
T
ABLE
2.1:
M
ODEL
V1724
POWER REQUIREMENTS
................................................................................................10
T
ABLE
2.2
:
F
RONT PANEL
LED
S
...........................................................................................................................13
T
ABLE
2.3
:
M
OD
.
V1724
TECHNICAL SPECIFICATIONS
..........................................................................................15
T
ABLE
3.1:
B
UFFER
O
RGANIZATION
......................................................................................................................22
T
ABLE
3.2
:
E
VENT
O
RGANIZATION
.......................................................................................................................24
T
ABLE
3.3
:
F
RONT
P
ANEL
I/O
S DEFAULT SETTING
................................................................................................32
T
ABLE
4.1:
A
DDRESS
M
AP FOR THE
M
ODEL
V1724...............................................................................................47
T
ABLE
4.2:
ROM
A
DDRESS
M
AP FOR THE
M
ODEL
V1724.....................................................................................49
T
ABLE
4.3:
O
UTPUT
B
UFFER
M
EMORY BLOCK DIVISION
........................................................................................52