Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
5
3.13.8.
CAENVME_FIFOBLTReadCycle..................................................................................................44
3.13.9.
CAENVME_MBLTReadCycle .......................................................................................................44
3.13.10.
CAENVME_FIFOMBLTReadCycle ..........................................................................................44
3.13.11.
CAENVME_IRQCheck ..............................................................................................................45
3.13.12.
CAENVME_IRQEnable.............................................................................................................45
3.13.13.
CAENVME_IRQDisable............................................................................................................45
3.13.14.
CAENVME_IRQWait.................................................................................................................46
4.
VME INTERFACE .....................................................................................................................................47
4.1.
R
EGISTERS ADDRESS MAP
......................................................................................................................47
4.2.
C
ONFIGURATION
ROM
(0
X
F000-0
X
F084;
R
).........................................................................................48
4.3.
C
HANNEL N
ZS_THRES
(0
X
1
N
24;
R
/
W
) ................................................................................................49
4.4.
C
HANNEL N
ZS_NSAMP
(0
X
1
N
28;
R
/
W
) ...............................................................................................50
4.5.
C
HANNEL N
T
HRESHOLD
(0
X
1
N
80;
R
/
W
) ................................................................................................50
4.6.
C
HANNEL N
O
VER
/U
NDER
T
HRESHOLD
(0
X
1
N
84;
R
/
W
) .........................................................................50
4.7.
C
HANNEL N
S
TATUS
(0
X
1
N
88;
R
) ...........................................................................................................50
4.8.
C
HANNEL N
AMC
FPGA
F
IRMWARE
(0
X
1
N
8C;
R
) ................................................................................50
4.9.
C
HANNEL N
B
UFFER
O
CCUPANCY
(0
X
1
N
94;
R
)......................................................................................51
4.10.
C
HANNEL N
DAC
R
EGISTER
(0
X
1
N
98;
R
/
W
) ......................................................................................51
4.11.
C
HANNEL N
ADC
C
ONFIGURATION
(0
X
1
N
9C;
R
/
W
)...........................................................................51
4.12.
C
HANNEL
C
ONFIGURATION
(0
X
8000;
R
/
W
) ........................................................................................51
4.13.
C
HANNEL
C
ONFIGURATION
B
IT
S
ET
(0
X
8004;
W
) ..............................................................................52
4.14.
C
HANNEL
C
ONFIGURATION
B
IT
C
LEAR
(0
X
8008;
W
) .........................................................................52
4.15.
B
UFFER
O
RGANIZATION
(0
X
800C;
R
/
W
) ............................................................................................52
4.16.
B
UFFER
F
REE
(0
X
8010;
R
/
W
)..............................................................................................................52
4.17.
C
USTOM
S
IZE
(0
X
8020;
R
/
W
) .............................................................................................................52
4.18.
A
CQUISITION
C
ONTROL
(0
X
8100;
R
/
W
)..............................................................................................53
4.19.
A
CQUISITION
S
TATUS
(0
X
8104;
R
) .....................................................................................................53
4.20.
S
OFTWARE
T
RIGGER
(0
X
8108;
W
)......................................................................................................54
4.21.
T
RIGGER
S
OURCE
E
NABLE
M
ASK
(0
X
810C;
R
/
W
) ..............................................................................54
4.22.
F
RONT
P
ANEL
T
RIGGER
O
UT
E
NABLE
M
ASK
(0
X
8110;
R
/
W
) .............................................................54
4.23.
P
OST
T
RIGGER
S
ETTING
(0
X
8114;
R
/
W
) .............................................................................................55
4.24.
F
RONT
P
ANEL
I/O
D
ATA
(0
X
8118;
R
/
W
).............................................................................................55
4.25.
F
RONT
P
ANEL
I/O
C
ONTROL
(0
X
811C;
R
/
W
)......................................................................................55
4.26.
C
HANNEL
E
NABLE
M
ASK
(0
X
8120;
R
/
W
) ...........................................................................................56
4.27.
ROC
FPGA
F
IRMWARE
R
EVISION
(0
X
8124;
R
)..................................................................................56
4.28.
D
OWNSAMPLE
F
ACTOR
(0
X
8128;
R
/
W
) ..............................................................................................56
4.29.
E
VENT
S
TORED
(0
X
812C;
R
) ..............................................................................................................56
4.30.
S
ET
M
ONITOR
DAC
(0
X
8138;
R
/
W
)....................................................................................................57