Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
47
4. VME Interface
The following sections will describe in detail the board’s VME-accessible registers
content.
4.1.
Registers address map
Table 4.1: Address Map for the Model V1724
REGISTER NAME
ADDRESS
ASIZE
DSIZE MODE H_RES S_RES CLR
EVENT READOUT BUFFER
0x0000-0x0FFC A24/A32/A64 D32
R
X X
X
Channel n ZS_THRES
0x1n24
A24/A32
D32
R/W
X
X
Channel n ZS_NSAMP
0x1n28
A24/A32
D32
R/W
X
X
Channel n THRESHOLD
0x1n80
A24/A32
D32
R/W
X
X
Channel n TIME OVER/UNDER THRESHOLD
0x1n84
A24/A32
D32
R/W
X
X
Channel n STATUS
0x1n88
A24/A32
D32
R
X
X
Channel n AMC FPGA FIRMWARE REVISION
0x1n8C
A24/A32
D32
R
Channel n BUFFER OCCUPANCY
0x1n94
A24/A32
D32
R
X
X
X
Channel n DAC
0x1n98
A24/A32
D32
R/W
X
X
Channel n ADC CONFIGURATION
0x1n9C
A24/A32
D32
R/W
X
X
CHANNEL CONFIGURATION
0x8000
A24/A32
D32
R/W
X
X
CHANNEL CONFIGURATION BIT SET
0x8004
A24/A32
D32
W
X
X
CHANNEL CONFIGURATION BIT CLEAR
0x8008
A24/A32
D32
W
X
X
BUFFER ORGANIZATION
0x800C
A24/A32
D32
R/W
X
X
BUFFER FREE
0x8010
A24/A32
D32
R/W
X
X
CUSTOM SIZE
0x8020
A24/A32
D32
R/W
X
X
ACQUISITION CONTROL
0x8100
A24/A32
D32
R/W
X
X
ACQUISITION STATUS
0x8104
A24/A32
D32
R
SW TRIGGER
0x8108
A24/A32
D32
W
TRIGGER SOURCE ENABLE MASK
0x810C
A24/A32
D32
R/W
X
X
FRONT PANEL TRIGGER OUT ENABLE MASK
0x8110
A24/A32
D32
R/W
X
X
POST TRIGGER SETTING
0x8114
A24/A32
D32
R/W
X
X
FRONT PANEL I/O DATA
0x8118
A24/A32
D32
R/W
X
X
FRONT PANEL I/O CONTROL
0x811C
A24/A32
D32
R/W
X
X
CHANNEL ENABLE MASK
0x8120
A24/A32
D32
R/W
X
X