Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
6
4.31.
B
OARD
I
NFO
(0
X
8140;
R
) ...................................................................................................................57
4.32.
M
ONITOR
M
ODE
(0
X
8144;
R
/
W
).........................................................................................................57
4.33.
E
VENT
S
IZE
(0
X
814C;
R
)....................................................................................................................57
4.34.
A
NALOG
M
ONITOR
(0
X
8150;
R
/
W
) .....................................................................................................57
4.35.
VME
C
ONTROL
(0
X
EF00;
R
/
W
) .........................................................................................................58
4.36.
VME
S
TATUS
(0
X
EF04;
R
).................................................................................................................58
4.37.
B
OARD
ID
(0
X
EF08;
R
/
W
) ..................................................................................................................58
4.38.
MCST
B
ASE
A
DDRESS AND
C
ONTROL
(0
X
EF0C;
R
/
W
)......................................................................58
4.39.
R
ELOCATION
A
DDRESS
(0
X
EF10;
R
/
W
) ..............................................................................................59
4.40.
I
NTERRUPT
S
TATUS
ID
(0
X
EF14;
R
/
W
)...............................................................................................59
4.41.
I
NTERRUPT
E
VENT
N
UMBER
(0
X
EF18;
R
/
W
) ......................................................................................59
4.42.
BLT
E
VENT
N
UMBER
(0
X
EF1C;
R
/
W
)................................................................................................59
4.43.
S
CRATCH
(0
X
EF20;
R
/
W
) ...................................................................................................................59
4.44.
S
OFTWARE
R
ESET
(0
X
EF24;
W
) .........................................................................................................59
4.45.
S
OFTWARE
C
LEAR
(0
X
EF28;
W
) ........................................................................................................59
4.46.
F
LASH
E
NABLE
(0
X
EF2C;
R
/
W
)..........................................................................................................59
4.47.
F
LASH
D
ATA
(0
X
EF30;
R
/
W
)..............................................................................................................60
5.
INSTALLATION ........................................................................................................................................61
5.1.
P
OWER
ON
SEQUENCE
...........................................................................................................................61
5.2.
P
OWER
ON
STATUS
................................................................................................................................61
5.3.
F
IRMWARE UPGRADE
..............................................................................................................................61
5.3.1.
V1724 Upgrade files description ...................................................................................................62
LIST OF FIGURES
F
IG
.
1.1:
M
OD
.
V1724
B
LOCK
D
IAGRAM
.................................................................................................................9
F
IG
.
2.1:
M
OD
.
V1724
FRONT PANEL
......................................................................................................................11
F
IG
.
2.2:
AMP
CLK
IN/OUT
C
ONNECTOR
............................................................................................................12
F
IG
.
2.3:
R
OTARY AND DIP SWITCHES LOCATION
....................................................................................................14
F
IG
.
3.1:
S
INGLE ENDED INPUT DIAGRAM
...............................................................................................................16
F
IG
.
3.2:
D
IFFERENTIAL INPUT DIAGRAM
...............................................................................................................16
F
IG
.
3.3:
C
LOCK DISTRIBUTION DIAGRAM
..............................................................................................................17
F
IG
.
3.4:
CAENPLLC
ONFIG
M
AIN MENU
..............................................................................................................19
F
IG
.
3.5:
D
ATA
S
TORAGE IN
G
ATE MODE
...............................................................................................................21
F
IG
.
3.6:
D
ATA STORAGE IN
S
AMPLE
M
ODE
...........................................................................................................22
F
IG
.
3.7:
T
RIGGER
O
VERLAP
..................................................................................................................................23
F
IG
.
3.8:
Z
ERO
S
UPPRESSION EXAMPLE
..................................................................................................................26