
Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
52
4.13.
Channel Configuration Bit Set (0x8004; w)
Bit
Function
[7..0]
Bits set to 1 means that the corresponding bits in the Channel
Configuration register are set to 1.
4.14.
Channel Configuration Bit Clear (0x8008; w)
Bit
Function
[7..0]
Bits set to 1 means that the corresponding bits in the Channel
Configuration register are set to 0.
4.15.
Buffer Organization (0x800C; r/w)
Bit
Function
[3:0] BUFFER
CODE
The
BUFFER CODE allows to divide the available Output Buffer Memory into a certain number of
blocks, according to the following table:
Table 4.3: Output Buffer Memory block division
CODE
Nr. of blocks
Mem. Locations (max) Block_size Samples/block
(max)
0000 1
262144
1024K 512K
0001 2
131072
512K
256K
0010 4
65536
256K
128K
0011 8
32768
128K
64K
0100 16
16384
64K
32K
0101 32
8192
32K
16K
0110 64
4096
16K
8K
0111 128
2048
8K
4K
1000 256
1024
4K
2K
1001 512
512
2K
1K
1010 1024
256
1K
512
A write access to this register causes a Software Clear, see § 3.9. This register must not
be written while acquisition is running. The number of Memory Locations depends on
Custom size register setting (see § 4.17)
4.16.
Buffer Free (0x8010; r/w)
Bit
Function
[11:0] N = Frees the first N Output Buffer Memory Blocks, see § 4.15
4.17.
Custom Size (0x8020; r/w)
Bit
Function
[31:0]
0= Custom Size disabled
N
LOC
(
≠
0) = Number of memory locations per event (1 location = 2
samples)
This register must not be written while acquisition is running.