Bus Interface Unit and Write Buffer
6-6
Copyright © ARM Limited 2000. All rights reserved.
Figure 6-3 shows uncached instruction fetches. Nonsequential uncached data
operations exhibit similar bus timings.
Figure 6-3 Nonsequential uncached accesses
6.2.7
Burst accesses
Uncached burst operations (
STM
/
LDM
) are performed as incrementing bursts of
undefined length on the AHB.
Figure 6-4 shows a data burst followed by an uncached instruction fetch.
Figure 6-4 Data burst followed by instruction fetch
6.2.8
Bursts crossing 1KB boundary
The AHB specification requires that bursts must not continue across a 1KB boundary.
Linefetches and cache line write backs cannot cross a 1KB boundary because the start
address is aligned to either a four or eight-word boundary, and the burst length is fixed.
CLK
HTRANS
HADDR
HBURST
HBUSREQ
HGRANT
NSEQ
NSEQ
NSEQ
IDLE
IDLE
NSEQ
NSEQ
NSEQ
IDLE
A
A
A
A
A
B
B
B
B
SINGLE
SINGLE
CLK
HTRANS
HADDR
NSEQ
SEQ
SEQ
SEQ
IDLE
NSEQ
IDLE
A
A+4
A+8
A+C
A
B
B
Содержание ARM946E-S
Страница 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Страница 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Страница 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Страница 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Страница 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Страница 98: ...Bus Interface Unit and Write Buffer 6 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Страница 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...