Chapter 2
AMD-761™ System Controller Programmer’s Interface
97
24081D—February 2002
AMD-761™ System Controller Software/BIOS Design Guide
Preliminary Information
2.4.4
Device 0, Function 1: DDR PDL Configuration Registers
The registers defined in this section are required to implement
Double Data Rate (DDR) DRAM in the AMD-761 system
controller Northbridge. The function 1 registers control the 18
DDR programmable delay lines (PDL). In Table 12, the column
entitled Offset consists of the register number specified in the
Configuration Address register bits [7:2] concatenated with
0b00 to form a simple 1-byte offset.
Table 12.
Device 0, Function 1 Configuration Register Map
DDR PDL Registers (Device 0, Function 1)
Offset
Reference
Reserved
0x00 to 0x3F
DDR PDL Calibration Control
0x40 to 0x43
DDR PDL Configuration 0
0x44 to 0x47
DDR PDL Configuration 1
0x48 to 0x4B
DDR PDL Configuration 2
0x4C to 0x4F
DDR PDL Configuration 3
0x50 to 0x53
DDR PDL Configuration 4
0x54 to 0x57
DDR PDL Configuration 5
0x58 to 0x5B
DDR PDL Configuration 6
0x5C to 0x5F
DDR PDL Configuration 7
0x60 to 0x63
DDR PDL Configuration 8
0x64 to 0x67
DDR PDL Configuration 9
0x68 to 0x6B
DDR PDL Configuration 10
0x6C to 0x6F
DDR PDL Configuration 11
0x70 to 0x73
DDR PDL Configuration 12
0x74 to 0x77
DDR PDL Configuration 13
0x78 to 0x7B
DDR PDL Configuration 14
0x7C to 0x7F
DDR PDL Configuration 15
0x80 to 0x83
DDR PDL Configuration 16
0x84 to 0x87
DDR PDL Configuration 17
0x88 to 0x8B
DDR MDAT/DQS Pad Configuration
0x8C to 0x8F
DDR CLK/CS Pad Configuration
0x90 to 0x93
DDR CMDB/CMDA Pad Configuration
0x94 to 0x97
DDR MAB/MAA Pad Configuration
0x98 to 0x9B
Reserved
0x9C to 0xFF