
Chapter 2
AMD-761™ System Controller Programmer’s Interface
115
24081D—February 2002
AMD-761™ System Controller Software/BIOS Design Guide
Preliminary Information
Bit Definitions
DDR MAB/MAA Pad Configuration (Dev0:F1:0x98)
Bit
Name
Function
31–30
Reserved
Reserved
29–27
PSlewMAB
MAB Rising Edge Slew Rate
These bits control the rising edge slew rate of the MAB[14:0] pins.
000 = Slew rate 0 (slowest)
001 = Slew rate 1
010 = Slew rate 2
011 = Slew rate 3
100 = Slew rate 4
101 = Slew rate 5
110 = Slew rate 6
111 = Slew rate 7 (fastest)
26–24
NSlewMAB
MAB Falling Edge Slew Rate
These bits control the falling edge slew rate of the MAB[14:0] pins.
000 = Slew rate 0 (slowest)
001 = Slew rate 1
010 = Slew rate 2
011 = Slew rate 3
100 = Slew rate 4
101 = Slew rate 5
110 = Slew rate 6
111 = Slew rate 7 (fastest)
23–20
Reserved
Reserved
19–18
PDrvMAB
MAB P Transistor Drive Strength
These bits control the P transistor drive strength of the MAB[14:0] pins.
00 = Drive strength 0 (weakest)
01 = Drive strength 1
10 = Drive strength 2
11 = Drive strength 3 (strongest)
17–16
NDrvMAB
MAB N Transistor Drive Strength
These bits control the N transistor drive strength of the MAB[14:0] pins.
00 = Drive strength 0 (weakest)
01 = Drive strength 1
10 = Drive strength 2
11 = Drive strength 3 (strongest)
15–14
Reserved
Reserved