
54
AMD-761™ System Controller Programmer’s Interface
Chapter 2
AMD-761™ System Controller Software/BIOS Design Guide
24081D—February 2002
Preliminary Information
11–9
t
RC
t
RC
This bit field indicates the
t
RC
timing value (bank cycle time: minimum time from activate
to activate of same bank).
111 = 10 cycles
110 = 9 cycles
101 = 8 cycles (recommended “safe” configuration)
100 = 7 cycles
011 = 6 cycles
010 = 5 cycles
001 = 4 cycles
000 = 3 cycles
8–7
t
RP
t
RP
This bit field indicates the t
RP
timing value (precharge time: time from precharge to
activate on the same bank).
00 = 3 cycles (recommended “safe” configuration)
01 = 2 cycles
10 = 1 cycles
11 = 4 cycles
6–4
t
RAS
t
RAS
This bit field indicates the t
RAS
timing value (minimum bank active time: time from activate
to precharge of same bank).
111 = 9 cycles
110 = 8 cycles
101 = 7 cycles (recommended “safe” configuration)
100 = 6 cycles
011 = 5 cycles
010 = 4 cycles
001 = 3 cycles
000 = 2 cycles
3–2
t
CL
CAS Latency of SDRAM
11 = Reserved
10 = 2.5 cycles
01 = 2 cycles (recommended “safe” configuration)
00 = 3 cycles
Bit Definitions (Continued)
DRAM Timing (Dev0:F0:0x54)
Bit
Name
Function