Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
426
UG586 November 30, 2016
Chapter 3:
RLDRAM II and RLDRAM 3 Memory Interface Solutions
The core is composed of these elements, as shown in
:
• Client Interface
• Memory Controller
• Physical Interface
• Read Path
• Write Path
The client interface (also known as the user interface) uses a simple protocol based entirely
on SDR signals to make read and write requests. For more details describing this protocol,
see the
section.
The Memory Controller takes commands from the user interface and adheres to the
protocol requirements of the RLDRAM II/RLDRAM 3 device. For more information, see the
section.
The physical interface generates the proper timing relationships and DDR signaling to
communicate with the external memory device, while conforming to the
RLDRAM II/RLDRAM 3 protocol and timing requirements. For more details, see the
section.
X-Ref Target - Figure 3-38
Figure 3-38:
Components of the RLDRAM II/RLDRAM 3 Memory Interface Solution
Write Path
Read Path
Client Interface
Memory Controller
mc_phy
clk
sys_rst
Infrastructure
rld_phy_top
byte_lane_
mapping
User Interface
rld_ck_p
Physical Interface
RLDRAM II/
RLDRAM 3 Device
User Design
UG586_c3_02_120411
rld_ck_n
rld_cs_n
rld_dk_p
rld_dk_n
rld_we_n
rld_ref_n
rld_a
rld_ba
rld_dq
rld_dm
rld_qk_p
rld_qk_n
rld_qvld
rld_reset_n
user_cmd_en
user_rd_cmd
user_addr
user_ba
user_wr_en
user_wr_data
user_wr_dm
user_afifo_empty
user_afifo_aempty
user_afifo_full
user_afifo_afull
user_wdfifo_empty
user_wdfifo_aempty
user_wdfifo_full
user_wdfifo_afull
user_rd_valid
user_rd_data
init_calib_complete