PCS-G50/G50P
4-6
In case of NG, conduct the
following flow.
(Refer to Section 3-1-2.)
Continues to the
next page
command> auto
AD-00
==== PCS-G50/P Self Diag start! ====
== Count : 1/1 ==
time is 13:15:32
.
Read check at an specified area
Bus Opentest ..
.
Compare the read value at the header area of each device and the expectation value
Device Read test ..
Testing Audio FPGA (CPU IC 1001).. OK
Testing Video FPGA (DSP IC 1401).. OK
Testing NAZCA (CPU IC 601).. OK
Testing MS Controller (CPU IC 504).. OK
.
Read/write check for the register area of each device
Device R/W test ..
Testing VOA (CPU IC 801) ..OK
Testing VOA (CPU IC 801) ..OK
Testing VIA1 (DSP IC 2101) ..OK
Testing VIA1 (DSP IC 2101) ..OK
Testing VIA1 (DSP IC 2101) ..OK
Testing VIA2 (DSP IC 2201) ..OK
Testing VIA2 (DSP IC 2201) ..OK
Testing VIA2 (DSP IC 2201) ..OK
Testing Sysport PLD (CPU IC 302) ..OK
Testing Sysport PLD (CPU IC 302) ..OK
Testing Audio FPGA (CPU IC 1001) ..OK
Testing Audio FPGA (CPU IC 1001) ..OK
Testing Video FPGA (DSP IC 1401) ..OK
Testing Video FPGA (DSP IC 1401) ..OK
Testing NAZCA (CPU IC 601) ..OK
Testing NAZCA (CPU IC 601) ..OK
Testing SIO1 (DSP IC 1101) ..OK
Testing SIO2 (DSP IC 1102) ..OK
Testing MS Controller (CPU IC 504) ..OK
== SH Bus R/W test : OK ==
.
USB controller check
-- USB[ CPU/ IC2102 ] Controller Test...
USB Revision ID = 11 OK
USB Chip ID = 3630 OK
reg error count = 0 / 100 OK
USB Host Controller[ CPU/ IC2102 ]: OK!
.
Communication check between each device and DRAM
Testing VIA1(DSP IC2101) DRAM(IC2102)... == OK ==
Testing VIA2(DSP IC2201) DRAM(IC2202)... == OK ==
Testing NAZCA(CPU IC601) DRAM(IC602,603)... == OK ==
Testing VOA (CPU IC801) DRAM(IC802)... == OK ==
.
TIDSP check
TI[ DSP ]- checking start ... ... ... ...
TI[ DSP/ IC201 ]- mode pin check( OK )
- EMIFA check( OK )
- download complete( OK )
TI[ DSP/ IC501 ]- mode pin check( OK )
- EMIFA check( OK )
- download complete( OK )
TI[ DSP/ IC801 ]- mode pin check( OK )
- EMIFA check( OK )
- download complete( OK )
TI[ CPU/IC1651 ]- mode pin check( OK )
- EMIFA check( OK )
- download complete( OK )
.
Communication check between TIDSP and DRAM
ALL TI[ DSP ] - SDRAM check in progress
- *****************************************
TI[ DSP/ IC201 ]- SDRAM area OK! DSP/[ IC302, IC303 ]
TI[ DSP/ IC501 ]- SDRAM area OK! DSP/[ IC602, IC603 ]
TI[ DSP/ IC801 ]- SDRAM area OK! DSP/[ IC902, IC903 ]
TI[ CPU/IC1651 ]- SDRAM area OK! CPU/[IC1702, IC1703]
No.1
No.2
No.13
No.26
No.10
No.11
No.12
No.27
No.32
No.7
No.8
No.9
No.6
No.23
No.1
No.2
No.13
No.28
No.29
No.30
No.31
No.24
No.25
No.26
Summary of Contents for Ipels PCS-G50
Page 6: ......
Page 16: ......
Page 26: ......
Page 34: ......
Page 170: ......
Page 186: ......
Page 191: ...PCS G50 G50P 8 7 8 7 CPU 382 B SIDE SUFFIX 12 13 A B C D 1 2 3 4 CPU 382 CPU 382 ...
Page 198: ......
Page 199: ......
Page 200: ...Printed in Japan Sony Corporation 2005 6 22 2005 PCS G50 UC PCS G50P CE E 9 968 181 01 ...