S i M 3 L 1 x x
Rev 1.1
71
PB0.2
Standard I/O
40
VIO
XBR0
INT0.2
WAKE.3
ADC0.23
CMP0N.1
CMP1N.0
XTAL1
PB0.3
Standard I/O
39
VIO
XBR0
INT0.3
WAKE.4
ADC0.0
CMP0P.1
IDAC0
PB0.4
Standard I/O
38
VIO
XBR0
INT0.4
WAKE.5
ACCTR0_IN0
PB0.5
Standard I/O
37
VIO
XBR0
INT0.5
WAKE.6
ACCTR0_IN1
PB0.6/SWV
Standard I/O
/Serial Wire Viewer
36
VIO
XBR0
LPT0T0
LPT0OUT0
INT0.6
WAKE.8
PB0.7
Standard I/O
32
VIO
XBR0
LPT0T6
INT0.7
UART0_TX
CMP1P.2
PB0.8
Standard I/O
31
VIO
XBR0
LPT0T7
INT0.8
UART0_RX
CMP1N.2
PB0.9
Standard I/O
30
VIO
XBR0
LPT0T1
INT0.9
RTC0TCLK_OUT
ADC0.1
PB2.0
Standard I/O
29 VIORF XBR0
LPT0T8
INT1.0
WAKE.12
SPI1_CTS
ADC0.2
CMP0P.4
Table
6.3.
Pin Definitions and Alternate Functions for SiM3L1x4 (Continued)
Pin Name
Type
Pin Numbers
I/O V
oltage Domain
Crossbar Capability
Port Match
Output T
oggle Logic
External T
rigger Inputs /
Digital Functions
Analog Functions
Summary of Contents for SiM3L1xx
Page 2: ...2 Rev 1 1 ...
Page 62: ...SiM3L1xx 62 Rev 1 1 6 2 SiM3L1x6 Pin Definitions Figure 6 2 SiM3L1x6 GQ Pinout ...
Page 63: ...SiM3L1xx Rev 1 1 63 Figure 6 3 SiM3L1x6 GM Pinout ...
Page 69: ...SiM3L1xx Rev 1 1 69 6 3 SiM3L1x4 Pin Definitions Figure 6 4 SiM3L1x4 GM Pinout ...
Page 74: ...SiM3L1xx 74 Rev 1 1 6 4 TQFP 80 Package Specifications Figure 6 5 TQFP 80 Package Drawing ...
Page 81: ...SiM3L1xx Rev 1 1 81 6 6 TQFP 64 Package Specifications Figure 6 9 TQFP 64 Package Drawing ...
Page 89: ...SiM3L1xx Rev 1 1 89 Figure 7 3 SiM3L1x4 GM Revision Information ...