S i M 3 L 1 x x
72
Rev 1.1
PB2.1
Standard I/O
28 VIORF XBR0
LPT0T9
INT1.1
WAKE.13
VIORFCLK
ADC0.3
CMP0N.4
PB2.2
Standard I/O
27 VIORF XBR0
LPT0T10
INT1.2
WAKE.14
ADC0.4
CMP1P.4
PB2.3
Standard I/O
26 VIORF XBR0
LPT0T11
INT1.3
WAKE.15
ADC0.5
CMP1N.4
PB2.4
Standard I/O
24 VIORF XBR0
LPT0T12
INT1.4
SPI1_SCLK
ADC0.6
CMP0P.5
PB2.5
Standard I/O
23 VIORF XBR0
LPT0T13
INT1.5
SPI1_MISO
ADC0.7
CMP0N.5
PB2.6
Standard I/O
22 VIORF XBR0
LPT0T14
INT1.6
SPI1_MOSI
ADC0.8
CMP1P.5
PB2.7
Standard I/O
21 VIORF XBR0
INT1.7
SPI1_NSS
ADC0.9
CMP1N.5
PB3.0
Standard I/O
20
VIO
XBR0
INT1.8
CMP0N.7
PB3.1
Standard I/O
19
VIO
XBR0
INT1.9
CMP1P.7
PB3.2
Standard I/O
18
VIO
XBR0
INT1.10
CMP1N.7
PB3.3
Standard I/O
17
VIO
XBR0
INT1.11
ADC0.10
PB3.4
Standard I/O
16
VIO
XBR0
INT1.12
ADC0.11
PB3.5
Standard I/O
15
VIO
XBR0
INT1.13
ADC0.12
Table
6.3.
Pin Definitions and Alternate Functions for SiM3L1x4 (Continued)
Pin Name
Type
Pin Numbers
I/O V
oltage Domain
Crossbar Capability
Port Match
Output T
oggle Logic
External T
rigger Inputs /
Digital Functions
Analog Functions
Summary of Contents for SiM3L1xx
Page 2: ...2 Rev 1 1 ...
Page 62: ...SiM3L1xx 62 Rev 1 1 6 2 SiM3L1x6 Pin Definitions Figure 6 2 SiM3L1x6 GQ Pinout ...
Page 63: ...SiM3L1xx Rev 1 1 63 Figure 6 3 SiM3L1x6 GM Pinout ...
Page 69: ...SiM3L1xx Rev 1 1 69 6 3 SiM3L1x4 Pin Definitions Figure 6 4 SiM3L1x4 GM Pinout ...
Page 74: ...SiM3L1xx 74 Rev 1 1 6 4 TQFP 80 Package Specifications Figure 6 5 TQFP 80 Package Drawing ...
Page 81: ...SiM3L1xx Rev 1 1 81 6 6 TQFP 64 Package Specifications Figure 6 9 TQFP 64 Package Drawing ...
Page 89: ...SiM3L1xx Rev 1 1 89 Figure 7 3 SiM3L1x4 GM Revision Information ...