S i M 3 L 1 x x
66
Rev 1.1
PB1.1
Standard I/O
52
VIO
XBR
0
LCD0.30
LPT0T5
INT0.13
ACCTR0_LCBIAS1
CMP0N.2
PB1.2
Standard I/O
51
VIO
XBR
0
LCD0.29
LPT0T6
INT0.14
UART0_TX
CMP1P.2
PB1.3
Standard I/O
50
VIO
XBR
0
LCD0.28
LPT0T7
INT0.15
UART0_RX
CMP1N.2
PB1.4
Standard I/O
49
VIO
XBR
0
LCD0.27
ACCTR0_DBG0
ADC0.3
PB1.5
Standard I/O
48
VIO
XBR
0
LCD0.26
ACCTR0_DBG1
ADC0.4
PB1.6
Standard I/O
47
VIO
XBR
0
LCD0.25
RTC0TCLK_OUT
ADC0.5
PB1.7
Standard I/O
46
VIO
XBR
0
LCD0.24
CMP0P.3
PB1.8
Standard I/O
45
VIO
XBR
0
LCD0.23
CMP0N.3
PB1.9
Standard I/O
44
VIO
XBR
0
LCD0.22
CMP1P.3
PB1.10
Standard I/O
43
VIO
XBR
0
LCD0.21
CMP1N.3
PB2.0
Standard I/O
42
VIOR
F
XBR
0
LPT0T8
INT1.0
WAKE.12
SPI1_CTS
ADC0.6
CMP0P.4
PB2.4
Standard I/O
40
VIOR
F
XBR
0
LPT0T12
INT1.4
SPI1_SCLK
ADC0.7
CMP0P.5
Table
6.2.
Pin Definitions and Alternate Functions for SiM3L1x6 (Continued)
Pin Name
Type
Pin Numbers
I/O V
oltage Domain
Crossbar Capability
Port Match
LCD Interface
Output T
oggle Logic
External T
rigger Inputs /
Digital Functions
Analog Functions
Summary of Contents for SiM3L1xx
Page 2: ...2 Rev 1 1 ...
Page 62: ...SiM3L1xx 62 Rev 1 1 6 2 SiM3L1x6 Pin Definitions Figure 6 2 SiM3L1x6 GQ Pinout ...
Page 63: ...SiM3L1xx Rev 1 1 63 Figure 6 3 SiM3L1x6 GM Pinout ...
Page 69: ...SiM3L1xx Rev 1 1 69 6 3 SiM3L1x4 Pin Definitions Figure 6 4 SiM3L1x4 GM Pinout ...
Page 74: ...SiM3L1xx 74 Rev 1 1 6 4 TQFP 80 Package Specifications Figure 6 5 TQFP 80 Package Drawing ...
Page 81: ...SiM3L1xx Rev 1 1 81 6 6 TQFP 64 Package Specifications Figure 6 9 TQFP 64 Package Drawing ...
Page 89: ...SiM3L1xx Rev 1 1 89 Figure 7 3 SiM3L1x4 GM Revision Information ...