S i M 3 L 1 x x
Rev 1.1
65
PB0.2
Standard I/O
1
VIO
XBR
0
INT0.2
WAKE.3
ADC0.23
CMP1N.0
XTAL1
PB0.3
Standard I/O
64
VIO
XBR
0
INT0.3
WAKE.4
ADC0.0
CMP0P.1
IDAC0
PB0.4
Standard I/O
63
VIO
XBR
0
INT0.4
WAKE.5
ACCTR0_STOP0
ACCTR0_IN0
PB0.5
Standard I/O
62
VIO
XBR
0
INT0.5
WAKE.6
ACCTR0_STOP1
ACCTR0_IN1
PB0.6
Standard I/O
61
VIO
XBR
0
INT0.6
WAKE.7
ACCTR0_LCIN0
PB0.7
Standard I/O
60
VIO
XBR
0
LPT0T0
LPT0OUT0
INT0.7
WAKE.8
ACCTR0_LCIN1
PB0.8
Standard I/O
59
VIO
XBR
0
LPT0T1
INT0.8
WAKE.9
ACCTR0_LCPUL0
ADC0.1
CMP0N.1
PB0.9/SWV
Standard I/O
/Serial Wire
Viewer
58
VIO
XBR
0
LPT0T2
INT0.9
WAKE.10
LPT0OUT1
ACCTR0_LCPUL1
ADC0.2
CMP1P.1
PB1.0
Standard I/O
53
VIO
XBR
0
LCD0.31
LPT0T4
INT0.12
ACCTR0_LCBIAS0
CMP0P.2
Table
6.2.
Pin Definitions and Alternate Functions for SiM3L1x6 (Continued)
Pin Name
Type
Pin Numbers
I/O V
oltage Domain
Crossbar Capability
Port Match
LCD Interface
Output T
oggle Logic
External T
rigger Inputs /
Digital Functions
Analog Functions
Summary of Contents for SiM3L1xx
Page 2: ...2 Rev 1 1 ...
Page 62: ...SiM3L1xx 62 Rev 1 1 6 2 SiM3L1x6 Pin Definitions Figure 6 2 SiM3L1x6 GQ Pinout ...
Page 63: ...SiM3L1xx Rev 1 1 63 Figure 6 3 SiM3L1x6 GM Pinout ...
Page 69: ...SiM3L1xx Rev 1 1 69 6 3 SiM3L1x4 Pin Definitions Figure 6 4 SiM3L1x4 GM Pinout ...
Page 74: ...SiM3L1xx 74 Rev 1 1 6 4 TQFP 80 Package Specifications Figure 6 5 TQFP 80 Package Drawing ...
Page 81: ...SiM3L1xx Rev 1 1 81 6 6 TQFP 64 Package Specifications Figure 6 9 TQFP 64 Package Drawing ...
Page 89: ...SiM3L1xx Rev 1 1 89 Figure 7 3 SiM3L1x4 GM Revision Information ...