000-0046140-111
Page 45 of 169
SLG46140
7.5 GPI Structure (for Pin 2)
Figure 2. PIN 2 GPI IO Structure Diagram
PAD
Digital In
S0
S1
S2
S3
Flo
a
ting
10 k
90 k
900 k
Res_sel[1:0]
00: floating
01: 10 k
10: 100 k
11: 1 M
wo_smt_en
wi_smt_en
lv_en
Low Voltage
Input
Schmitt Trigger
Input
Non-Schmitt
Trigger Input
Input Mode [1:0]
00: Digital In without Schmitt Trigger, wosmt_en=1
01: Digital In with Schmitt Trigger, smt_en=1
10: Low Voltage Digital In mode, lv_en = 1
11: Reserved
S0
S1
pull_up_en