
000-0046140-111
Page 111 of 169
SLG46140
15.3 CNT/DLY1 Register Settings
Table 71. CNT/DLY1 Register Settings
Signal Function
Register Bit
Address
Register Definition
Counter1 Control
Data/Delay1 Time
Control
reg<712:705>
1-255: (delay time = (counter control data +2) /freq)
Counter/Delay1
Clock Source select
reg<717:714>
0000: CK_RCOSC
0001: CK_RCOSC_DIV4
0010: CK_RCOSC_DIV12
0011: CK_RCOSC_DIV24
0100: CK_RCOSC_DIV64
0101: CNT_END0
0110: matrix_out67
0111: matrix_out67 divide by 8
1000: CK_RINGOSC
1001: matrix_out80 (SPI_SCLK)
1010: CK_LFOSC
1011: CKFSM_DIV256
1100: CKPWM
1101: Reserved
1110: Reserved
1111: Reserved
Delay1 Mode Select
reg<719:718>
If DLY Mode or Edge Detect:
00: Both Edge
01: Falling Edge
10: Rising Edge
11: None
If CNT/FSM:
00: Both Edge Reset
01: Falling Edge Reset
10: Rising Edge Reset
11: High level Reset
Counter/Delay1
Macrocell Function
Select
reg<721:720>
00: DLY
01: CNT/FSM
10: edge detect
11: CNT/FSM