000-0046140-111
Page 156 of 169
SLG46140
reg<719:718>
DLY1 edge mode select
If DLY Mode or Edge Detect:
00: Both Edge
01: Falling Edge
10: Rising Edge
11: None
If CNT/FSM:
00: Both Edge Reset
01: Falling Edge Reset
10: Rising Edge Reset
11: High level Reset
reg<721:720>
DLY/CNT1 macrocell function select
00: DLY
01: CNT/FSM
10: edge detect
11: 3bit LUT
DLY0/CNT0
reg<735:722>
CNT0 14bits data from register
data
reg<736>
CNT0's Q are set to 1s or reset 0s selection
0: reset to 0s
1: set to Data
reg<740:737>
DLY0/CNT0 clock source select
0000: CK_RCOSC
0001: CK_RCOSC_DIV4
0010: CK_RCOSC_DIV12
0011: CK_RCOSC_DIV24
0100: CK_RCOSC_DIV64
0101: DLY_OUT3
0110: matrix_out67
0111: matrix_out67 divide by 8
1000: CK_RINGOSC
1001: matrix_out80(SPI_SCLK)
1010: CK_LFOSC
1011: CKFSM_DIV256
1100: CKPWM
reg<742:741>
DLY0 edge mode select
If DLY Mode or Edge Detect:
00: Both Edge
01: Falling Edge
10: Rising Edge
11: None
If CNT/FSM:
00: Both Edge Reset
01: Falling Edge Reset
10: Rising Edge Reset
11: High level Reset
reg<744:743>
DLY/CNT0 macrocell function select
00: DLY
01: CNT/FSM
10: edge detect
11: 3bit LUT
reg<745>
Wake sleep output state when ws oscillator is powered
down
0: in power down mode
1: in normal operation state
reg<746>
RC osc and LF osc bypass enable
0:disable
1: enable
Сlock is from matrix_out67
reg<749:747>
Reserved (need to set to 0)
data = 000
LUT3_6 or Pipe Delay
reg<757:750>
LUT3_6 Data (if reg.<759>=0) or Pipe Delay
Register Bit
Address
Signal Function
Register Bit Definition