![Silego GreenPAK SLG46140 Manual Download Page 150](http://html.mh-extra.com/html/silego/greenpak-slg46140/greenpak-slg46140_manual_1270947150.webp)
000-0046140-111
Page 149 of 169
SLG46140
reg<509:508>
ACMP1 hysteresis control
00: 0
01: 25 mV
10: 50 mV
11: 200 mV
reg<511:510>
ACMP0 hysteresis control
00: 0
01: 25 mV
10: 50 mV
11: 200 mV
reg<512>
Bandgap turn on by register
0: off
1: turn on (if chip is power down, the bandgap will
power down even if it is set to 1)
reg<513>
Reserved
reg<514>
Reserved
reg<515>
Reserved
ADC and ACMP
reg<517:516>
ACMP 1 input selection
00: Pin9 input
01: ADC PGA out
10: Pin10 input
11: none
reg<518>
ACMP 1 low bandwidth enable
0: disable
1: enable
reg<520:519>
ACMP 1 gain control
00: 1x
01: 0.5x
10: 0.33x
11: 0.25x
reg<521>
ACMP wake sleep enable
0: disable
1: enable
reg<523:522>
ACMP 0 gain control
00: 1x
01: 0.5x
10: 0.33x
11: 0.25x
reg<524>
ACMP 0 low bandwidth enable
0: disable
1: enable
reg<526:525>
ACMP 0 input selection
00: Pin10 input
01: PGA out
10: VDD
11: none
reg<528:527>
Output buffer source selection
00: buffer power down
01: ACMP0's in
10: ACMP1's in
11: DAC0's output
reg<529>
ADC negative input from internal DAC0
0: disable
1: enable
reg<530>
Multichannel input Mux enable (controlled by pin11)
0: disable (pin11 can not control)
1: enable
reg<531>
ADC input mode control
0:single ended
1: differential input
Register Bit
Address
Signal Function
Register Bit Definition