000-0046140-111
Page 146 of 169
SLG46140
23.0 Appendix A - SLG46140 Register Definition
Register Bit
Address
Signal Function
Register Bit Definition
reg<5:0>
in0 of LUT2_0 (out0)
reg<11:6>
in1 of LUT2_0 (out1)
reg<17:12>
in0 of LUT2_1 (out2)
reg<23:18>
in1 of LUT2_1 (out3)
reg<29:24>
in0 of LUT2_2 (out4)
reg<35:30>
in1 of LUT2_2 (out5)
reg<41:36>
in0 of LUT2_3 (out6)
reg<47:42>
in1 of LUT2_3 (out7)
reg<53:48>
in0 of LUT2_4 / data of DFF/Latch 0 (out8)
reg<59:54>
in1 of LUT2_4 / clock of DFF/Latch 0 (out9)
reg<65:60>
in0 of LUT2_5 / data of DFF/Latch 1 (out10)
reg<71:66>
in1 of LUT2_5 / clock of DFF/Latch 1 (out11)
reg<77:72>
in0 of LUT3_0 (out12)
reg<83:78>
in1 of LUT3_0 (out13)
reg<89:84>
in2 of LUT3_0 (out14)
reg<95:90>
in0 of LUT3_1 (out15)
reg<101:96>
in1 of LUT3_1 (out16)
reg<107:102>
in2 of LUT3_1 (out17)
reg<113:108>
in0 of LUT3_2 (out18)
reg<119:114>
in1 of LUT3_2 (out19)
reg<125:120>
in2 of LUT3_2 (out20)
reg<131:126>
in0 of LUT3_3 (out21)
reg<137:132>
in1 of LUT3_3 (out22)
reg<143:138>
in2 of LUT3_3 (out23)
reg<149:144>
in0 of LUT3_4 / resetb of DFF/Latch 2 (out24)
reg<155:150>
in1 of LUT3_4 / data of DFF/Latch 2 (out25)
reg<161:156>
in2 of LUT3_4 / clock of DFF/Latch 2 (out26)
reg<167:162>
in0 of LUT3_5 / resetb of DFF/Latch 3 (out27)
reg<173:168>
in1 of LUT3_5 / data of DFF/Latch 3 (out28)
reg<179:174>
in2 of LUT3_5 / clock of DFF/Latch 3 (out29)
reg<185:180>
in0 of LUT4_0 (out30)
reg<191:186>
in1 of LUT4_0 (out31)
reg<197:192>
in2 of LUT4_0 or PGEN (out32)
reg<203:198>
in3 of LUT4_0 or PGEN (out33)
reg<209:204>
nRST of DFF/Latch 4 (out34)
reg<215:210>
data of DFF/Latch 4 (out35)
reg<221:216>
clock of DFF/Latch 4 (out36)
reg<227:222>
nRST of DFF/Latch 5 (out37)
reg<233:228>
data of DFF/Latch 5 (out38)
reg<239:234>
clock of DFF/Latch 5 (out39)
reg<245:240>
clock of pipe delay / in0 of LUT3_6 (out40)