Timers
LH79524/LH79525 User’s Guide
15-10
Version 1.0
15.2.2.3 Timer 0 Interrupt Control Register (INTEN0)
This register allows software to enable and disable individual interrupts as needed.
Table 15-8. INTEN0 Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
CAPE_EN
CAPD_EN
CAPC_EN
CAPB_EN
CAPA_EN
CMP1_EN
CMP0_EN
OVF
_
EN
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RO
RO
RO
RO
RO
RO
RO
RO
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x08
Table 15-9. INTEN0 Register Definitions
BITS
NAME
DESCRIPTION
31:8
///
Reserved
Reading this field returns 0. Write the reset value.
7
CAPE_EN
Timer 0 Interrupt Enable During Capture E Operation
1 = Interrupt enabled for capture E
0 = Interrupt disabled for capture E
6
CAPD_EN
Timer 0 Interrupt Enable During Capture D Operation
1 = Interrupt enabled for capture D
0 = Interrupt disabled for capture D
5
CAPC_EN
Timer 0 Interrupt Enable During Capture C Operation
1 = Interrupt enabled for capture C
0 = Interrupt disabled for capture C
4
CAPB_EN
Timer 0 Interrupt Enable During Capture B Operation
1 = Interrupt enabled for capture B
0 = Interrupt disabled for capture B
3
CAPA_EN
Timer 0 Interrupt Enable During Capture A Operation
1 = Interrupt enabled for capture A
0 = Interrupt disabled for capture A
2
CMP1_EN
Timer 0 Interrupt Enable Upon Compare 1
1 = Interrupt enabled for compare 1
0 = Interrupt disabled for compare 1
1
CMP0_EN
Timer 0 Interrupt Enable Upon Compare 0
1 = Interrupt enabled for compare 0
0 = Interrupt disabled for compare 0
0
OVF_EN
Timer 0 Interrupt Overflow Enable
1 = Interrupt enabled for counter overflows
0 = Interrupt disabled for counter overflows