KS8910 100/10 Mbps ETHERNET TRANSCEIVER
REGISTERS
7-13
Preliminary Spec. ver
1.4
MAP TABLE REGISTER 0 : REGISTER 19
[MPTBLE0] 13h
MAP TABLE REGISTER 1 : REGISTER 20
[MPTBLE1] 14h
13h
15
0
Map_Table
•
Map_Table
Map Table
PRF Mux output value of PH~PA is desided by Map_Table[26:0]value.
The initial value of the Map_Table[15:0] is 0000 0000 0000 0000.
Map_Table[26:0]=MPTBLE0[15:0],MPTBLE1[10:0].
14h
15
14
13
12
11
10
0
Iadj_UP
Iadj_S1
IadjS0
SS_Mux Sel_BG
Map_Table
•
Iadj_UP
PrefilterCnt Data Input Signal comparing level control(RX path data
jitter control)
The initial value of tIadj_S1[15:13] is 0
•
Iadj_S1,Iadj_S0
100M Path Data Input Signal comparing level control.
The initial value of tIadj_S1, ladj_S0 is 00
•
SS_Mux
Select SS Mux
Select SS Mux for PRF
•
Sel_BG
Select BG
Select BG Reference Block status for ANSR(Register 23)
•
Map_Table
Map Table[26:16]
The initial value of the map_table[26:16] is 0 000 0000 0000
Summary of Contents for KS8910
Page 1: ...20 8910 0599 USER S MANUAL KS8910 100 10 Mbps Ethernet Transceriver PHY Preliminary ...
Page 4: ...PRELIMINARY SPECIFICATION vi KS8910 100 10 Mbps ETHERNET CONTROLLER ...
Page 21: ...EXTERNAL SIGNALS KS8910 100 10 Mbps ETHERNET TRANSCEIVER 2 8 Preliminary Spec ver 1 4 MEMO ...
Page 89: ...APPLICATION NOTE KS8910 100 10 Mbps ETHERNET TRANSCEIVER 9 2 Preliminary Spec ver 1 4 MEMO ...
Page 91: ...MECHANICAL DATA KS8910 100 10 Mbps ETHERNET TRANSCEIVER 10 2 Preliminary Spec ver 1 4 MEMO ...
Page 99: ...A 8 APPENDIX KS8910 100 10 Mbps ETHERNET TRANSCEIVER Preliminary Spec ver 1 4 NOTES ...