REGISTERS
KS8910 100/10 Mbps ETHERNET TRANSCEIVER
7-12
Preliminary Spec. ver
1.4
100BASE-TX CONTROL REGISTER : REGISTER 17
[TXCR] 11h
PHY ADDRESS REGISTER : REGISTER 18
[PAR] 12h
11h
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
LPBK
BPNRZI
0
0
BP_4B5B BP_SCR
DTMode
DHybrid
IDLESEL
•
IDLESEL
Select the number of IDLE
Bits for descrambler syn-
chronization:
00 = 22 IDLE bits (default)
01 = 32 IDLE bits
10 = 42 IDLE bits
•
DHybrid
Hybride Mode
1 = Use both IDLE and IIIJK to achieve Descrambler synchronization.
0 = Use only IDLE to achieve Descrambler synchronization.
•
DTMode
Descrambler Test Mode
1 = Descrambler Lock timeout value is equal to 260 bits.
0 = Descrambler Lock timeout value is equal to 2**17 bits(1.048 ms.)
•
BP_SCR
Bypass Scrambler
1 = Scrambler and descrambler functions bypassed.
0 = Normal Scrambler/Descrambler operation.
•
BP_4B5B
Bypass 4B5B
1 = 4B/5B encoder and 5B/4B decoder functions are bypassed.
0 = Normal 4B/5B and 5B/4B operation.
•
BPNRZI
Bypass NRZI
1= NRZI By pass(TX/RX).
0= Normal NRZI Operation(TX/RX).(default)
•
LPBK
Loopback
1 = 100Base-TX Loop Back.
0 = Normal TX/RX.(default)
12h
15
5
4
0
Reserved
PHYAddr
•
PHYAddr
Phy Address
The values of the ID[4:0] pins are latched into this register at power-up/
reset.
Summary of Contents for KS8910
Page 1: ...20 8910 0599 USER S MANUAL KS8910 100 10 Mbps Ethernet Transceriver PHY Preliminary ...
Page 4: ...PRELIMINARY SPECIFICATION vi KS8910 100 10 Mbps ETHERNET CONTROLLER ...
Page 21: ...EXTERNAL SIGNALS KS8910 100 10 Mbps ETHERNET TRANSCEIVER 2 8 Preliminary Spec ver 1 4 MEMO ...
Page 89: ...APPLICATION NOTE KS8910 100 10 Mbps ETHERNET TRANSCEIVER 9 2 Preliminary Spec ver 1 4 MEMO ...
Page 91: ...MECHANICAL DATA KS8910 100 10 Mbps ETHERNET TRANSCEIVER 10 2 Preliminary Spec ver 1 4 MEMO ...
Page 99: ...A 8 APPENDIX KS8910 100 10 Mbps ETHERNET TRANSCEIVER Preliminary Spec ver 1 4 NOTES ...