100BASE-TX ANALOG BLOCKS
KS8910 100/10 Mbps ETHERNET TRANSCEIVER
6-4
Preliminary Spec. ver
1.4
Clock Dividers
The frequency synthesizer is completed by a clock divider circuit that generates the remaining clocks required by
the design. The clocks and their uses are summarized in Table 6-1.
TRANSMIT TWISTED-PAIR DRIVER
The Transmit Twisted-Pair Driver drives current into the transmit transformer. The combination of the driver and the
transformer must meet the ANSI FDDI TP-PMD template specification. External resistors are used to generate a
reference current and to match the driver to the impedance of the twisted-pair transmission line. These external
resistors must have accuracy of
±
1%.
A block diagram showing connection of the driver to the transformer is shown in Figure 6-4. The recommended
transformer has a turns ratio of 1(second coil) : (first coil). However, turns ratios lower than 1(second coil) :
(firstcoil)will not enable full 10 Mb/s voltage swing, and higher turns ratios will result in higher power dissipation.
A Pulse ,Valor, XFMRS’s transformer can meet the application requirements.Please refer to “Application Notes”.
The 100 Mbit/s driver is connected in parallel with the 10 Mbit/s driver to the TPOP and TPON pins. The chip
automatically switches between the two drivers depending on the state of the autonegotiation circuit and the
Control register (Reg 0). Care should be taken on the board layout to minimize parasitic capacitance and
inductance on traces connecting these pins to the transformer.
The recommand transceiver is Halo Co’s “TG110-S131N2”,Pulse Co’s “H001”, “H0010”, “H1033”, “H1035”,
“H1095” and Valor Co’s “ST6122”, “ST6149”.
Table 6-1. Transmit Clocks Generated by the Frequency Synthesizer
Clock
Use
clk125
100 Mbit/s Transmit Logic
clk25
100 Mbit/s MII and Digital
clk10
10 Mbit/s Digital
clk2.5
10 Mbit/s MII
clk20
10 Mbit/s Analog
2
2
Summary of Contents for KS8910
Page 1: ...20 8910 0599 USER S MANUAL KS8910 100 10 Mbps Ethernet Transceriver PHY Preliminary ...
Page 4: ...PRELIMINARY SPECIFICATION vi KS8910 100 10 Mbps ETHERNET CONTROLLER ...
Page 21: ...EXTERNAL SIGNALS KS8910 100 10 Mbps ETHERNET TRANSCEIVER 2 8 Preliminary Spec ver 1 4 MEMO ...
Page 89: ...APPLICATION NOTE KS8910 100 10 Mbps ETHERNET TRANSCEIVER 9 2 Preliminary Spec ver 1 4 MEMO ...
Page 91: ...MECHANICAL DATA KS8910 100 10 Mbps ETHERNET TRANSCEIVER 10 2 Preliminary Spec ver 1 4 MEMO ...
Page 99: ...A 8 APPENDIX KS8910 100 10 Mbps ETHERNET TRANSCEIVER Preliminary Spec ver 1 4 NOTES ...