KS8910 100/10 Mbps ETHERNET TRANSCEIVER
100BASE-TX ANALOG BLOCKS
6-1
Preliminary Spec. ver
1.4
6
ANALOG BLOCKS
OVERVIEW
The 100Base-TX Analog block interfaces the digital logic to the transmit and receive twisted-pair interfaces. A block
diagram of the 100Mbit/s data path is shown in Figure 6-1. The 100Mbit/s digital components are described in
Chapter 4. The analog components are shaded and are described in this chapter.see figure 6-2 for the analog
block of the KS8910.
The main transmit analog blocks are the frequency synthesizer and the transmitter. The receive blocks include a
receive buffer, an adaptive equalizer, a baseline restore circuit, and clock recovery. In addition, the receive circuit
detects the presence of on the receive twisted pair and supplies status signals to the autonegotiation circuit
indicating lock detect and signal detect.
A few board-level passive components are required to support the analog circuits. These components include a 25
MHz crystal, a reference bias resistor, but the chip loop filters for the transmit and receive PLLs is integrated on
chip.
Figure 6-1. 100Mbit/s Data Path Block Diagram of KS8910
MII
4B5B
5B4B
Scrambler
Descrambler
25Mhz
100Mbit/s Digital Blocks
100Mbit/s Analog Blocks
Chip
Board
Frequency
Synthesizer
Transmitter
Clock
Recovery
Baseline Restore
Adptive
Equalization
Transformer
Cat.5 UTP
Cat.5 UTP
Summary of Contents for KS8910
Page 1: ...20 8910 0599 USER S MANUAL KS8910 100 10 Mbps Ethernet Transceriver PHY Preliminary ...
Page 4: ...PRELIMINARY SPECIFICATION vi KS8910 100 10 Mbps ETHERNET CONTROLLER ...
Page 21: ...EXTERNAL SIGNALS KS8910 100 10 Mbps ETHERNET TRANSCEIVER 2 8 Preliminary Spec ver 1 4 MEMO ...
Page 89: ...APPLICATION NOTE KS8910 100 10 Mbps ETHERNET TRANSCEIVER 9 2 Preliminary Spec ver 1 4 MEMO ...
Page 91: ...MECHANICAL DATA KS8910 100 10 Mbps ETHERNET TRANSCEIVER 10 2 Preliminary Spec ver 1 4 MEMO ...
Page 99: ...A 8 APPENDIX KS8910 100 10 Mbps ETHERNET TRANSCEIVER Preliminary Spec ver 1 4 NOTES ...