100BASE-TX ANALOG BLOCKS
KS8910 100/10 Mbps ETHERNET TRANSCEIVER
6-2
Preliminary Spec. ver
1.4
The 10Base-T Analog block interfaces the digital logic to the transmit and receive twisted-pair interfaces. A block
diagram of the 10Mbit/s data path is shown in Figure 6-2. The 10Mbit/s digital components are described in
Chapter 5. The analog components are shaded and are described in this chapter.
The main transmit analog blocks are the clock generator, the wave shaper, and the driver. The receive blocks
include a receive buffer . In addition, the receive circuit detects the presence of on the receive twisted pair and
supplies status signals to the auto-negotiation circuit indicating lock detect and signal detect.
A few external components are required to support the analog circuits. These components include a 25MHz
oscillation circuit and a current reference bias circuit.
100MBIT/S TRANSMIT CIRCUITS
The 100 Mbit/s Transmit analog block generates the clocks required for data transmission and drives the twisted
pair. An on-chip PLL synthesizes a 125 MHz clock from a 25 MHz crystal reference. The 100Base-TX Transmit
Driver provides an output capable of driving a transformer-coupled unshielded twisted pair.
Figure 6-2. Analog Blocks of KS8910
TPON
TPOP
TPIP
TPIN
DRIVER
100M
10M
SD
100M
10M
RX SQ
TXPLL
MLT-3
BW EQ
WAVE SHAPER
10M
RXPLL
DPLL
100M
RX EQ
10Mbit/s Analog Block
Summary of Contents for KS8910
Page 1: ...20 8910 0599 USER S MANUAL KS8910 100 10 Mbps Ethernet Transceriver PHY Preliminary ...
Page 4: ...PRELIMINARY SPECIFICATION vi KS8910 100 10 Mbps ETHERNET CONTROLLER ...
Page 21: ...EXTERNAL SIGNALS KS8910 100 10 Mbps ETHERNET TRANSCEIVER 2 8 Preliminary Spec ver 1 4 MEMO ...
Page 89: ...APPLICATION NOTE KS8910 100 10 Mbps ETHERNET TRANSCEIVER 9 2 Preliminary Spec ver 1 4 MEMO ...
Page 91: ...MECHANICAL DATA KS8910 100 10 Mbps ETHERNET TRANSCEIVER 10 2 Preliminary Spec ver 1 4 MEMO ...
Page 99: ...A 8 APPENDIX KS8910 100 10 Mbps ETHERNET TRANSCEIVER Preliminary Spec ver 1 4 NOTES ...