Peritek
Programming On-board Devices and Memories
5-37
5.5.2 VCD-V/A6 Type ICS1562 Version Horizontal Zoom Register
This is the first of two styles of zoom control register for VCD-Vs which
use the ICS1562 (see 5.5.1 for more information).
Table 5-18 VCD-V/A6 type ICS1562 Zoom Control Register
Bit
Mnemonic
Function
31-14
spare
not used, not defined, reads 0 or 1
13
FP
Front porch adjust (see /MF for definition)
12
BP
Back porch adjust (see /MF for definition)
11
GL
Genlock mode.
Contact Peritek before using.
clear
= internal sync
set
= external sync (genlock)
10
SM
Sync Mode
clear
= composite sync
set
= block sync (no serrations during VSYNC)
9
SU
Setup - 7.5 IRE step between blank and sync
clear
= no step
set
= step enabled (normal)
8
IN
Interlaced mode
clear
= non-interlaced
set
= interlaced
7
JP
Reads jumper
6
V/CMODE
Vertical/Composite Mode for J3 pin 14
clear
= vertical sync
set
= composite sync
5
V/CSYNCPOL
Sync Polarity for signal on J3 pins 14
clear
= output is active low
set
= output is active high
4
HSYNCPOL
Horizontal Sync Polarity for on J3 pin 13
clear
= sync is active low
set
= sync is active high
3
HI
reads high
2
1562HOLD
Bits 0-2 are used to program the ICS1562.
1
1562DATA
Peritek's PX Windows and CnP Graphics
0
1562DCLK
Subroutine Package support the 1562.
Summary of Contents for VCD-V
Page 2: ...Peritek ...
Page 3: ...Peritek ...
Page 5: ...Peritek ...
Page 6: ...Peritek ...
Page 10: ...Peritek ...
Page 42: ...Peritek Installing Your Peritek Graphics Board 2 11 Figure 2 3 Jumper Locations for the VCD V ...
Page 94: ...Peritek Theory of Operation 4 15 Figure 4 1 VCD V Block Diagram ...
Page 95: ...Peritek 4 16 Theory of Operation Figure 4 2 VCU V Block Diagram ...
Page 96: ...Peritek Theory of Operation 4 17 Figure 4 3 VCT V Block Diagram ...