Interrupt (S12XINTV2)
S12XS Family Reference Manual, Rev. 1.13
154
Freescale Semiconductor
4.1.4
Block Diagram
shows a block diagram of the XINT module.
Figure 4-1. XINT Block Diagram
4.2
External Signal Description
The XINT module has no external signals.
Wake Up
Current
RQST
IVBR
One Set Per Channel
XGATE
Interrupts
XGATE
Requests
Interrupt
Requests
Interrupt Requests
CPU
Vector
Address
New
IPL
IPL
(Up to 108 Channels)
RQST
XGATE Request Route,
PRIOLVLn
Priority Level
= bits from the channel configuration
in the associated configuration register
INT_XGPRIO
= XGATE Interrupt Priority
IVBR
= Interrupt Vector Base
IPL
= Interrupt Processing Level
PRIOLVL0
PRIOLVL1
PRIOLVL2
INT_XGPRIO
Peripheral
Vector
ID
To XGATE Module
Priority
Decoder
T
o
CPU
Pr
ior
ity
Decoder
Non I Bit Maskable
Channels
Wake up
XGATE
IRQ Channel
Summary of Contents for MC9S12XS128
Page 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Page 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Page 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Page 737: ......