Memory Mapping Control (S12XMMCV4)
S12XS Family Reference Manual, Rev. 1.13
Freescale Semiconductor
135
3.3.2.4
MMC Control Register (MMCCTL1)
Read: Anytime. .
Write: Refer to each bit description.
3.3.2.5
Program Page Index Register (PPAGE)
Read: Anytime
Address: 0x0013 PRR
7
6
5
4
3
2
1
0
R
MGRAMON
0
DFIFRON
PGMIFRON
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 3-10. MMC Control Register (MMCCTL1)
Table 3-6. MMCCTL1 Field Descriptions
Field
Description
7
MGRAMON
Flash Memory Controller SCRATCH RAM visible in the global memory map
Write: Anytime
This bit is used to made the Flash Memory Controller SCRATCH RAM visible in the global memory map.
0 Not visible in the global memory map.
1 Visible in the global memory map.
5
DFIFRON
Data Flash Information Row (IFR) visible in the global memory map
Write: Anytime
This bit is used to made the IFR sector of the Data Flash visible in the global memory map.
0 Not visible in the global memory map.
1 Visible in the global memory map.
4
PGMIFRON
Program Flash Information Row (IFR) visible in the global memory map
Write: Anytime
This bit is used to map the IFR sector of the Program Flash to address range 0x40_000-0x40_3FFF of the global
memory map.
0 Not visible in the global memory map.
1 Visible in the global memory map.
Address: 0x0015
7
6
5
4
3
2
1
0
R
PIX7
PIX6
PIX5
PIX4
PIX3
PIX2
PIX1
PIX0
W
Reset
1
1
1
1
1
1
1
0
Figure 3-11. Program Page Index Register (PPAGE)
Summary of Contents for MC9S12XS128
Page 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Page 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Page 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Page 737: ......