Detailed Register Address Map
S12XS Family Reference Manual, Rev. 1.13
720
Freescale Semiconductor
0x00D5
SCI1SR2
R
AMAP
0
0
TXPOL
RXPOL
BRK13
TXDIR
RAF
W
0x00D6
SCI1DRH
R
R8
T8
0
0
0
0
0
0
W
0x00D7
SCI1DRL
R
R7
R6
R5
R4
R3
R2
R1
R0
W
T7
T6
T5
T4
T3
T2
T1
T0
1
Those registers are accessible if the AMAP bit in the SCI1SR2 register is set to zero
2
Those registers are accessible if the AMAP bit in the SCI1SR2 register is set to one
0x00D8–0x00DF Serial Peripheral Interface (SPI0) Map
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x00D8
SPI0CR1
R
SPIE
SPE
SPTIE
MSTR
CPOL
CPHA
SSOE
LSBFE
W
0x00D9
SPI0CR2
R
0
XFRW
0
MODFEN
BIDIROE
0
SPISWAI
SPC0
W
0x00DA
SPI0BR
R
0
SPPR2
SPPR1
SPPR0
0
SPR2
SPR1
SPR0
W
0x00DB
SPI0SR
R
SPIF
0
SPTEF
MODF
0
0
0
0
W
0x00DC
SPI0DRH
R
R15
R14
R13
R12
R11
R10
R9
R8
W
T15
T14
T13
T12
T11
T10
T9
T8
0x00DD
SPI0DRL
R
R7
R6
R5
R4
R3
R2
R1
R0
W
T7
T6
T5
T4
T3
T2
T1
T0
0x00DE
Reserved
R
0
0
0
0
0
0
0
0
W
0x00DF
Reserved
R
0
0
0
0
0
0
0
0
W
0x00E0–0x00FF Reserved Register Space
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x00E0-
0x00FF
Reserved
R
0
0
0
0
0
0
0
0
W
0x0100–0x0113 NVM Control Register (FTMR) Map
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x0100
FCLKDIV
R
FDIVLD
FDIV6
FDIV5
FDIV4
FDIV3
FDIV2
FDIV1
FDIV0
W
0x0101
FSEC
R
KEYEN1
KEYEN0
RNV5
RNV4
RNV3
RNV2
SEC1
SEC0
W
0x0102
FCCOBIX
R
0
0
0
0
0
CCOBIX2
CCOBIX1
CCOBIX0
W
0x0103
FECCRIX
R
0
0
0
0
0
ECCRIX2
ECCRIX1
ECCRIX0
W
0x00D0–0x00D7 Asynchronous Serial Interface (SCI1) Map (continued)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Summary of Contents for MC9S12XS128
Page 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Page 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Page 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Page 737: ......