To provide the most up-to-date information, the document revision on the World Wide Web is the most
current. A printed copy may be an earlier revision. To verify you have the latest information available,
This document contains information for the complete S12XS Family and thus includes a set of separate
flash (FTMR) module sections to cover the whole family. A full list of family members and options is
included in the appendices.
This document contains information for all constituent modules, with the exception of the CPU. For CPU
information please refer to CPU12XV1 in the CPU12/CPU12X Reference Manual.
Revision History
Date
Revision
Level
Description
November,
2010
1.11
Updated
Chapter 3 Memory Mapping Control (S12XMMCV4)
Updated
Chapter 11 Freescale’s Scalable Controller Area Network
Updated
Chapter 14 Serial Communication Interface (S12SCIV5)
Updated footnotes on table 1-2
Updated note in
Appendix F Ordering Information
Jul, 2011
1.12
Corrected API accuracy in feature list
Corrected name of pin #27 in 80QFP pinout (PE5->PE4)
Updated
Chapter 2 Port Integration Module (S12XSPIMV1)
Updated
Chapter 11 Freescale’s Scalable Controller Area Network
Aug, 2012
1.13
Updated
Chapter 4 Interrupt (S12XINTV2)
Updated
Chapter 8 S12XE Clocks and Reset Generator (S12XECRGV1)
Updated V
DDF
max. voltage in
Appendix A Electrical Characteristics
Minor editorial corrections in:
Chapter 2 Port Integration Module (S12XSPIMV1)
Chapter 5 Background Debug Module (S12XBDMV2)
Chapter 6 S12X Debug (S12XDBGV3) Module
Summary of Contents for MC9S12XS128
Page 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Page 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Page 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Page 737: ......