SYS_SRS field descriptions (continued)
Field
Description
0
Reset not caused by POR.
1
POR caused reset.
6
PIN
External Reset Pin
Reset was caused by an active low level on the external reset pin.
0
Reset not caused by external reset pin.
1
Reset came from external reset pin.
5
WDOG
Watchdog (WDOG)
Reset was caused by the WDOG timer timing out. This reset source may be blocked by WDOGE = 0.
0
Reset not caused by WDOG timeout.
1
Reset caused by WDOG timeout.
4
ILOP
Illegal Opcode
Reset was caused by an attempt to execute an unimplemented or illegal opcode. The STOP instruction is
considered illegal if stop is disabled by STOPE = 0 in the SOPT register. The BGND instruction is
considered illegal if active background mode is disabled by ENBDM = 0 in the BDCSC register.
0
Reset not caused by an illegal opcode.
1
Reset caused by an illegal opcode.
3
ILAD
Illegal Address
Reset was caused by an attempt to access a illegal address. The illegal address is captured in illegal
address register (ILLAH:ILLAL).
0
Reset not caused by an illegal address.
1
Reset caused by an illegal address.
2
LOC
Internal Clock Source Module Reset
Reset was caused by an ICS module reset.
0
Reset not caused by ICS module.
1
Reset caused by ICS module.
1
LVD
Low Voltage Detect
If the LVDRE bit is set in run mode or both LVDRE and LVDSE bits are set in stop mode, and the supply
drops below the LVD trip voltage, an LVD reset will occur. This bit is also set by POR.
NOTE: This bit reset to 1 on POR and LVR and reset to 0 on other reset.
0
Reset not caused by LVD trip or POR.
1
Reset caused by LVD trip or POR.
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
System Control Registers
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
120
NXP Semiconductors
Summary of Contents for MC9S08PA4
Page 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Page 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Page 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Page 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Page 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Page 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Page 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Page 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Page 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Page 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Page 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Page 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...