226
Format:
stv vt[element], offset(base)
Description:
This instruction gathers a diagonal vector of shorts from a group of eight VU registers, writing to
an aligned 128 bit memory word. The VU register number of each slice is computed as
(VT & 0x18) | ((Slice + (Element >> 1)) & 0x7)
, which is to say that
vt
specifies the beginning of an
8 register group.
The effective address is computed by adding the
offset
to the contents of the
base
register (a SU
GPR).
Note:
The element specifier
element
is the byte element of the vector register, not the
ordinal element count, as in VU computational instructions.
Operation:
Exceptions:
None
STV
from Vector Register
Store Transpose
31
26
20
21
15
16
0
SWC2
base
vt
6
5
5
1 1 1 0 1 0
STV
4
5
element
6
10
7
11
7
STV
0 1 0 1 1
25
offset
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...