224
Format:
srv vt[e], offset(base)
Description:
This instruction stores a vector register from byte element
(16 - (address & 15))
to
15,
to the 128 bit
aligned boundary up to the byte address, that is
(address & ~15)
to
(address - 1).
See Figure 3-2,
“Long, Quad, and Rest Loads and Stores,” on page 51. A
SRV
with a byte address of zero writes no
bytes.
The effective address is computed by adding the
offset
to the contents of the
base
register (a SU
GPR).
Note:
The element specifier
e
is the byte element of the vector register, not the ordinal
element count, as in VU computational instructions.
Operation:
Exceptions:
None
SRV
from Vector Register
Store Quad (Rest)
31
26
20
21
15
16
0
SWC2
base
vt
6
5
5
1 1 1 0 1 0
SRV
4
5
element
6
10
7
11
7
SRV
0 0 1 0 1
25
offset
T:
Addr
((offset
15
)
16
|| offset
15...0
) + GPR[base]
data
VR[vt][0]
127...0
StoreDMEM (QUADWORD, data, Addr
11...0
)
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...