Revision 1.0
279
Format:
vmudm vd, vs, vt
vmudm vd, vs, vt[e]
Description:
The 16-bit elements of vector register
vt
are multiplied on an element-by-element basis to the
elements of vector register
vs
, and loaded into the accumulator. This instruction is designed for the
mid partial product, multiplying an integer (
vs
) times a fraction (
vt
).
Bits 31...16 of the accumulator are clamped to 16 bit signed values and placed into vector register
vd
.
If an element specification
e
is present for vector register
vt
, the selected scalar element(s) of
vt
is
used as described below.
VMUDM
of Mid Parital Products
Vector Multiply
31
25
26
20
21
15
16
0
COP2
e
vt
6
4
5
0 1 0 0 1 0
VMUDM
1
1
5
5
vd
vs
5
10
6
11
6
VMUDM
0 0 0 1 0 1
24
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...