Revision 1.0
193
Format:
lui rt, immediate
Description:
The 16-bit
immediate
is shifted left 16 bits and concatenated to 16 bits of zeros. The result is placed
into general register
rt
.
Operation:
Exceptions:
None
LUI
Load Upper Immediate
31
25
26
20
21
15
16
0
LUI
rt
immediate
6
5
5
16
0 0 1 1 1 1
LUI
0
0 0 0 0 0
T:
GPR[rt]
immediate
15...0
|| 0
16
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...