230
Format:
sw rt, offset(base)
Description:
The 16-bit
offset
is sign-extended and added to the contents of general register
base
to form a
DMEM address. The contents of general register
rt
are stored at the DMEM location specified by
the DMEM address.
Since DMEM is only 4K bytes, only the lower 12 bits of the effective address are used.
Operation:
Exceptions:
None
SW
Store Word
31
25
26
20
21
15
16
0
SW
base
rt
offset
6
5
5
16
1 0 1 0 1 1
SW
T:
Addr
((offset
15
)
16
|| offset
15...0
) + GPR[base]
data
GPR
31...0
StoreDMEM (WORD, data, Addr
11...0
)
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...