216
Format:
sltu rd, rs, rt
Description:
The contents of general register
rt
are subtracted from the contents of general register
rs.
Considering both quantities as unsigned integers, if the contents of general register
rs
are less than
the contents of general register
rt
, the result is set to one; otherwise the result is set to zero.
The result is placed into general register
rd
.
Operation:
Exceptions:
None
SLTU
Set On Less Than Unsigned
31
25
26
20
21
15
16
SPECIAL
rs
rt
6
5
5
rd
0
SLTU
5
5
6
11 10
6
5
0
0 0 0 0 0 0
0 0 0 0 0
1 0 1 0 1 1
SLTU
T:
if (0 || GPR[rs]) < 0 || GPR[rt] then
GPR[rd]
0
31
|| 1
else
GPR[rd]
0
32
endif
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...