8
Preliminary User’s Manual U15839EE1V0UM00
Relationship between programmable wait and external wait . . . . . . . . . . . . . . . . 133
4.10 Bus Priority Order . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135
4.11 Boundary Operation Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 136
Memory Access Control Function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 137
Four Kbytes 2-way set-associative Instruction Cache . . . . . . . . . . . . . . . . . . . . . 157
DMA Functions (DMA Controller) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 169
DMA source address registers H0 to H3 (DSAH0 to DSAH3) . . . . . . . . . . . . . . . 170
DMA destination address registers H0 to H3 (DDAH0 to DDAH3) . . . . . . . . . . . . 172
DMA transfer count registers 0 to 3 (DBC0 to DBC3). . . . . . . . . . . . . . . . . . . . . . 174
DMA addressing control registers 0 to 3 (DADC0 to DADC3) . . . . . . . . . . . . . . . 175
DMA channel control registers 0 to 3 (DCHC0 to DCHC3). . . . . . . . . . . . . . . . . . 177
7.2.10 DMA trigger factor register 2 (DTFR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181
7.2.11 DMA trigger factor register 3 (DTFR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......