308
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
Figure 10-24:
Block Diagram of Timer Gn
Remark:
f
PCLK
: Internal peripheral clock (16 MHz)
Note: TMGn0/TMGn1 are cleared by GCCn0/GCCn5 register compare match.
TOGn2
16-bit Architecture
INTTMGn0
TMGn1 (16-bit)
INTTMGn1
TMGn0 (16-bit)
GCCn0 (16-bit)
capture/compare
f
PCLK
Noise Elimination
Edge Detection
TIGn0
TIGn1
TIGn2
TIGn3
TIGn4
TIGn5
INTCCGn0
INTCCGn1
INTCCGn2
INTCCGn3
INTCCGn4
INTCCGn5
TOGn1
Clear
TOGn3
TOGn4
Clear
Noise Elimination
Edge Detection
Noise Elimination
Edge Detection
Noise Elimination
Edge Detection
Noise Elimination
Edge Detection
Noise Elimination
Edge Detection
f
COUNT0
f
COUNT1
GCCn1 (16-bit)
capture/compare
GCCn2 (16-bit)
capture/compare
GCCn3 (16-bit)
capture/compare
GCCn4 (16-bit)
capture/compare
GCCn5 (16-bit)
capture/compare
f
PCLK
/2
f
PCLK
/4
f
PCLK
/8
f
PCLK
/16
f
PCLK
/32
f
PCLK
/64
f
PCLK
/128
1
TO
Control
TO
Control
TO
Control
TO
Control
f
PCLK
f
PCLK
/2
f
PCLK
/4
f
PCLK
/8
f
PCLK
/16
f
PCLK
/32
f
PCLK
/64
f
PCLK
/128
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......