176
Chapter 7
DMA Functions (DMA Controller)
Preliminary User’s Manual U15839EE1V0UM00
Figure 7-6:
DMA Addressing Control Registers 0 to 3 (DADC0 to DADC3) (2/2)
Caution:
These registers cannot be accessed during DMA operation.
Remark:
n = 0 to 3
Bit Position
Bit Name
Function
5, 4
DAD1,
DAD0
Sets the count direction of the destination address for DMA channel n (n = 0 to 3).
DAD1
DAD0
Count
Direction
0
0
Increment
0
1
Decrement
1
0
Fixed
1
1
Setting
prohibited
3, 2
TM1, TM0
Sets the transfer mode during DMA transfer.
TM1
TM0
Transfer Mode
0
0
Single transfer mode
0
1
Single-step transfer mode
1
0
Line transfer mode
1
1
Block transfer mode
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......