137
Preliminary User’s Manual U15839EE1V0UM00
Chapter 5
Memory Access Control Function
5.1 SRAM, External ROM, External I/O Interface
5.1.1 Features
•
Access to SRAM takes a minimum of 2 states.
•
Up to 7 states of programmable data waits can be inserted through setting of the DWC0 and DWC1
registers.
•
Data wait can be controlled with input pin (WAIT).
•
Up to 3 idle states can be inserted after the read/write cycle through setting of the BCC register.
•
Up to 3 address set up wait states can be inserted through setting of the ASC register.
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......