140
Chapter 5
Memory Access Control Function
Preliminary User’s Manual U15839EE1V0UM00
Figure 5-2:
SRAM, External ROM, External I/O Access Timing (2/6)
(b) During read (address setup wait, idle state insertion)
Remarks: 1. The circles
❍
indicate the sampling timing.
2. The broken line indicates the high-impedance state.
3. CSn = CS0, CS3 and CS4
TASW
T1
Address
Data
WAIT (input)
D0 to D15 (I/O)
LWR (output)
UWR (output)
RD (output)
CSn (output)
A0 to A23 (output)
System CLK
TI
T2
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......