311
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
(2)
Timer Gn capture/compare registers of the 2 counters (GCCn0, GCCn5)
The GCCn0, GCCn5 registers are 16-bit capture/compare registers of Timer Gn. These registers
are fixed assigned to the counter registers (TMGn0 and TMGn1).
In the capture register mode, GCCn0 (GCCn5) captures the TMGn0 (TMGn1) count value if an
edge is detected at Pin TIGn0 (TIGn5).
In the compare register mode, GCCn0 (GCCn5) detects match with TMGn0 (TMGn1) and clears
the assigned Timebase. So this “match and clear mode” is used to reduce the number of valid bits
of the counter TMGn0 (TMGn1).
These registers can be read/written in 16-bit units.
Caution:
If in Compare Mode write to this registers before POWER and ENFGx bit (x = 0, 1) are
"1" at the same time.
Figure 10-27:
Timer Gn counter TMGn0 assigned Capture/Compare Register (GCCn0)
Remark:
This register is assigned fix to timebase TMGn0.
Figure 10-28:
Timer Gn counter TMGn1 assigned Capture/Compare Register (GCCn5)
Remark:
This register is assigned fix to timebase TMGn1.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Address
Initial
value
GCC00
FFFF F64CH 0000H
GCC10
FFFF F68CH 0000H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Address
Initial
value
GCC05
FFFF F656H 0000H
GCC15
FFFF F696H 0000H
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......