CPU Interface Functional Overview
CPU Pinout Description
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 15
SysClk
I
See
When the CPU inter-
face is configured to
run with TClk instead
of SysClk, SysClk is
not used and must
be tied to GND.
CPU interface clock.
The CPU clock configuration
is selected by AD[5] value at
reset de-assertion.
0 = SysClk asynchronous to
TClk.
1 = CPU interface is running
with TClk.
SysRst*
I
See
The GT-64260A main reset
pin.
When in the reset state, all
output pins (except for
SDRAM address and control
pins) are put into tri-state.
TS*
T/S I/O
TS*
10K-Ohm Pull-up
Address tenure start
TSIZ[0:2]
T/S I/O
TSIZ[0:2]
10K-Ohm Pull-up
Transfer size
TBST*
T/S I/O
TBST*
10K-Ohm Pull-up
Transfer burst
TT[0:4]
T/S I/O
TT[0:4]
10K-Ohm Pull-up
Transfer type
TA*
T/S I/O
TA*
In multi-GT mode,
requires 10K-Ohm
Pull-up.
Transfer acknowledge
AACK*
T/S I/O
AACK*
In multi-GT mode,
requires 10K-Ohm
Pull-up.
Address acknowledge
ARTRY*
T/S I
ARTRY*.
10K-Ohm Pull-up
Address retry.
Not sampled on the second
cycle after the AACK* asser-
tion.
ABB*
T/S I/O
When working with PowerPC
CPUs that use the ABB* pin as
input, ABB* must be con-
nected.
Otherwise, ABB* must be
pulled up.
10K-Ohm Pull-up
Address bus busy
DBB*
T/S I/O
When working with PowerPC
CPUs that use the DBB* pin as
input, DBB* must be con-
nected.
Otherwise, DBB* must be
pulled up.
10K-Ohm Pull-up
Data bus is busy
Table 1:
CPU Interface Pin Information (Continued)
Pin Name
Input/
Output
PowerPC CPU Pin
Connection
Required
External
Resistor
Description