GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 10
Document Classification: Proprietary Information
May 21, 2002, Preliminary
Figure 44: Test Circuit Results (Cload = 15pf) ..................................................................................................93
Figure 45: GT-64260A Test Circuit (Rload = 50 Ohm) ..........................................................................................94
Figure 46: Test Circuit Results (Rload = 50 Ohm) ................................................................................................94
Figure 47: GT-64260A to CPU Point-to-Point Configuration ...........................................................................95
Figure 48: 1 ns Delay Trace Simulation.................................................................................................................96
Figure 49: 0.8 ns Delay Trace Simulation .............................................................................................97
Figure 50: GT-64260A to Multiple CPU Configuration ..........................................................................................98
Figure 51: 0.5 ns Delay Trace Simulation (Maximum Distance 2.5 Inches) .........................................................99
Figure 52: 0.5 ns Delay Trace Simulation (Maximum Distance 4 Inches) ..........................................................100
Figure 53: Multiple GT-64260As to a Single CPU Configuration.........................................................................101
Figure 54: 1.1 ns Delay Trace Simulation ...........................................................................................................102
Figure 55: 0.8 ns Delay Trace Simulation ...........................................................................................................103
Figure 56: Layout for a Single GT-64260A to a Single CPU ...............................................................................104
Figure 57: Layout for a Single GT-64260A to Multiple CPUs ...........................................................................105
Figure 58: SDRAM Configuration Example .........................................................................................................107
Figure 59: SDRAM Simulation Example ......................................................................................................107
Figure 60: SDRAM Configuration Example (With Resistors) ........................................................................108
Figure 61: SDRAM Simulation Example (With Resistors) .................................................................................109
Figure 62: DIMM Clock Topology .......................................................................................................................111
Figure 63: GT-64260A Data Reference Point......................................................................................................112
Figure 64: SDRAM Data Reference Point ..........................................................................................................113
Figure 65: Selected Memory Configuration Data Topology ............................................................................114
Figure 66: DIMM Connector Package Model ....................................................................................................115
Figure 67: 0.8 ns Delay Trace Simulation (2.1 ns Fly Time Reference Point).....................................................116
Figure 68: 0.8 ns Delay Trace Simulation (1.54 ns Fly Time Reference Point) ................................................117
Figure 69: GT-64260A Test Circuit (Cload = 50pf) .............................................................................................118
Figure 70: GT-64260A Chip Select Reference Point..........................................................................................119
Figure 71: Chip Select Signal Routing on the DIMM Module ..............................................................120
Figure 72: 0.8 ns Delay Trace Simulation (2.8 ns Fly Time Reference Point).....................................................122
Figure 73: GT-64260A Double Cycle Signals AC Timing ...................................................................................123
Figure 74: Double Cycle Signal Routing on the DIMM Module ....................................................................124
Figure 75: 0.8 ns Delay Trace Simulation (2.0 ns Fly Time Reference Point) ..................................................126
Figure 76: Device Placement Example................................................................................................................127
Figure 77: GT-64260A Test Circuit (Cload = 20pf) .............................................................................................131
Figure 78: GT-64260A GNT* Signals Reference Point ......................................................................................132
Figure 79: 2.1 ns Fly Time Reference Point ........................................................................................................133
Figure 80: MII Interface Connection ....................................................................................................................134
Figure 81: RMII Interface Connection:.................................................................................................................135
Figure 82: GT-64260A RMII Signals Reference Point ........................................................................................137
Figure 83: 2.1 ns Fly Time Reference Point ........................................................................................................138
Figure 84: PHY Placement ..................................................................................................................................139
Figure 85: GT-64260A Power Supply Pin Map....................................................................................................142