Ethernet Interface Design Considerations
Layout Instructions
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 139
Figure 84: PHY Placement
Note
The ports on the Packet Processor are arranged in the following order (from bottom to top) 0,2,1.
17.5.2 Routing
RMII traces must be 50 - 60 Ohm impedance.
MTx and MRx must be routed on separate layers.
In addition, each port must be separated from the other ports by at least 15 mm of clearance, when using 5 mm
traces.
GT-64260A
CPU interface
PCI0
PCI1
SDRAM
Comm.
Device
A B C D . . .
.
.
.
4
3
2
1
PHY0
PHY2
(RMII only)
PHY1